# **HITACHI**

Rev. 7.0 Sept. 1999

#### **Description**

The HD404339 Series is 4-bit HMCS400-Series microcomputer with large-capacity memory designed to increase program productivity. Each microcomputer has an A/D converter, input capture timer, and a 32-kHz oscillator circuit for clock use all built in. They also come with high-voltage I/O pins that can directly drive a fluorescent display.

The HD404339 Series includes six chips: the HD404339 with 16-kword ROM; the HD4043312 with 12-kword ROM; the HD404338 with 8-kword ROM; the HD404336 with 6-kword ROM; the HD4074339 with 16-kword PROM.

The HD4074339 is a PROM version ZTAT™ microcomputer. Programs can be written to the PROM by a PROM writer, which can dramatically shorten system development periods and smooth the process from debugging to mass production. (The PROM program specifications are the same as for the 27256.)

ZTAT™: Zero Turn Around Time ZTAT is a trademark of Hitachi Ltd.

#### **Features**

- 54 I/O pins
  - One input-only pin
  - 53 input/output pins: 30 pins are high-voltage pins (40 V, max.)
- On-chip A/D converter (8-bit × 12-channel)
- Three timers
  - One event counter input
  - One timer output
  - One input capture timer
- 8-bit clock-synchronous serial interface (1 channel)
- Alarm output
- Built-in oscillators
  - Ceramic or crystal oscillator
  - External clock drive is also possible
  - Subclock: 32.768-kHz crystal oscillator



- Seven interrupt sources
  - Two by external sources
  - Three by timers
  - One each by the A/D converter and serial interface
- Four low-power dissipation modes
  - Standby mode
  - Stop mode
  - Watch mode
  - Subactive mode
- Instruction cycle time: 1  $\mu$ s ( $f_{OSC} = 4$  MHz, 1/4 division ratio)
  - 1/4, 1/8, 1/16, 1/32 system clock division ratio can be selected

### **Ordering Information**

| Туре     | <b>Product Name</b> | Model Name  | ROM (words) | RAM (digit) | Package |
|----------|---------------------|-------------|-------------|-------------|---------|
| Mask ROM | HD404334            | HD404334S   | 4,096       | 512         | DP-64S  |
|          |                     | HD404334FS  |             |             | FP-64B  |
|          | HD404336            | HD404336S   | 6,144       |             | DP-64S  |
|          |                     | HD404336FS  |             |             | FP-64B  |
|          | HD404338            | HD404338S   | 8,912       |             | DP-64S  |
|          |                     | HD404338FS  |             |             | FP-64B  |
|          | HD4043312           | HD4043312S  | 12,288      |             | DP-64S  |
|          |                     | HD4043312FS |             |             | FP-64B  |
|          | HD404339            | HD404339S   | 16,384      |             | DP-64S  |
|          |                     | HD404339FS  |             |             | FP-64B  |
| ZTAT™    | HD4074339           | HD4074339S  | 16,384      |             | DP64S   |
|          |                     | HD4074339FS |             |             | FP-64B  |

#### **Recommended PROM Programmers and Socket Adapters**

| PROM Programmer |            | Socket Adapte | r           |
|-----------------|------------|---------------|-------------|
| Manufacture     | Model Name | Package       | Manufacture |

| Manufacture   | Model Name | Package | Manufacture | Model Name   |
|---------------|------------|---------|-------------|--------------|
| DATA I/O corp | 121 B      | DP-64S  | Hitachi     | HS4339ESS01H |
|               |            | FP-64B  |             | HS4339ESF01H |
| AVAL corp     | PKW-1000   | DP-64S  | Hitachi     | HS4339ESS01H |
|               |            | FP-64B  |             | HS4339ESF01H |

#### **Pin Arrangement**



## **Pin Description**

| Di | in I | N  |   | m | ber |
|----|------|----|---|---|-----|
|    |      | IV | u | ш | Dei |

|                  |                                                       | 1 III Nullibei |        |     | Function                                                                                                                                                              |  |  |
|------------------|-------------------------------------------------------|----------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Item             | Symbol                                                | DP-64S FP-64E  |        | 1/0 |                                                                                                                                                                       |  |  |
| Power supply     | V <sub>cc</sub>                                       | 33             | 27     |     | Applies power voltage                                                                                                                                                 |  |  |
|                  | GND                                                   | 16             | 10     |     | Connected to ground                                                                                                                                                   |  |  |
|                  | V <sub>disp</sub>                                     | 64             | 58     |     | Used as a high-voltage output power supply pin                                                                                                                        |  |  |
|                  | (shared<br>with RA₁)                                  |                |        |     | when selected by the mask option                                                                                                                                      |  |  |
| Test             | TEST                                                  | 12             | 6      | I   | Cannot be used in user applications. Connect this pin to GND.                                                                                                         |  |  |
| Reset            | RESET                                                 | 13             | 7      | I   | Resets the MCU                                                                                                                                                        |  |  |
| Oscillator       | OSC <sub>1</sub>                                      | 14             | 8      | I   | Input/output pin for the internal oscillator. Connect these pins to the ceramic or crystal oscillator, or OSC <sub>1</sub> to an external oscillator circuit.         |  |  |
|                  | OSC <sub>2</sub>                                      | 15             | 9      | 0   |                                                                                                                                                                       |  |  |
|                  | X1                                                    | 17             | 11     | I   | Used with a 32.768-kHz crystal oscillator for clock purposes                                                                                                          |  |  |
|                  | X2                                                    | 18             | 12     | 0   | _                                                                                                                                                                     |  |  |
| Port             | D <sub>0</sub> -D <sub>13</sub>                       | 34–47          | 28–41  | I/O | Input/output pins addressed individually by bits; $D_0-D_{13}$ are all high-voltage I/O pins. Each pin can be individually configured as selected by the mask option. |  |  |
|                  | RA <sub>1</sub>                                       | 64             | 58     | 1   | One-bit high-voltage input port pin                                                                                                                                   |  |  |
|                  | R0 <sub>0</sub> -R0 <sub>3</sub> ,                    |                | 1–5,   | I/O | Four-bit input/output pins consisting of standard                                                                                                                     |  |  |
|                  | R3 <sub>0</sub> -R7 <sub>2</sub>                      | 20–31          | 14–25, |     | voltage pins                                                                                                                                                          |  |  |
|                  |                                                       |                | 59–64  |     |                                                                                                                                                                       |  |  |
|                  | R1 <sub>0</sub> -R2 <sub>3</sub> ,                    | 48–63          | 42–57  | I/O | Four-bit input/output pins consisting of high                                                                                                                         |  |  |
|                  | R8 <sub>0</sub> -R9 <sub>3</sub>                      |                |        |     | voltage pins                                                                                                                                                          |  |  |
| Interrupt        | $\overline{\text{INT}}_0$ , $\overline{\text{INT}}_1$ | 34, 35         | 28, 29 | 1   | Input pins for external interrupts                                                                                                                                    |  |  |
| Stop clear       | STOPC                                                 | 38             | 32     | 1   | Input pin for transition from stop mode to active mode                                                                                                                |  |  |
| Serial interface | SCK                                                   | 8              | 2      | I/O | Serial interface clock input/output pin                                                                                                                               |  |  |
|                  | SI                                                    | 9              | 3      | 1   | Serial interface receive data input pin                                                                                                                               |  |  |
|                  | SO                                                    | 10             | 4      | 0   | Serial interface transmit data output pin                                                                                                                             |  |  |
| Timer            | TOC                                                   | 11             | 5      | 0   | Timer output pin                                                                                                                                                      |  |  |
|                  | EVNB                                                  | 36             | 30     | I   | Event count input pin                                                                                                                                                 |  |  |
| Alarm            | BUZZ                                                  | 37             | 31     | 0   | Square waveform output pin                                                                                                                                            |  |  |

|               |                                  | Pin Number |        | Pin Number |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|---------------|----------------------------------|------------|--------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Item          | Symbol                           | DP-64S     | FP-64B | I/O        | Function                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| A/D converter | AV <sub>cc</sub>                 | 32         | 26     |            | Power supply for the A/D converter. Connect this pin as close as possible to the $V_{\rm CC}$ pin and at the same voltage as $V_{\rm CC}$ . If the power supply voltage to be used for the A/D converter is not equal to $V_{\rm CC}$ , connect a 0.1- $\mu$ F bypass capacitor between the AV $_{\rm CC}$ and AV $_{\rm SS}$ pins. (However, this is not necessary when the AV $_{\rm CC}$ pin is directly connected to the $V_{\rm CC}$ pin.) |  |  |
|               | AV <sub>SS</sub>                 | 19         | 13     |            | Ground for the A/D converter. Connect this pin as close as possible to GND at the same voltage as GND.                                                                                                                                                                                                                                                                                                                                          |  |  |
|               | AN <sub>0</sub> -AN <sub>1</sub> | 1 20–31    | 14–25  | I          | Analog input pins for the A/D converter                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |

### **Pin Description in PROM Mode**

The HD4074339 is a PROM version of a ZTAT $^{\text{TM}}$  microcomputer. In PROM mode, the MCU stops operating, thus allowing the user to program the on-chip PROM.

| Pin Number |        | MCU Mode                          |     | PROM Mode       |     |
|------------|--------|-----------------------------------|-----|-----------------|-----|
| DP-64S     | FP-64B | Pin                               | I/O | Pin             | I/O |
| 1          | 59     | R6 <sub>0</sub>                   | I/O | O <sub>4</sub>  | I/O |
| 2          | 60     | R6₁                               | I/O | O <sub>3</sub>  | I/O |
| 3          | 61     | R6 <sub>2</sub>                   | I/O | O <sub>2</sub>  | I/O |
| 4          | 62     | R6 <sub>3</sub>                   | I/O | O <sub>1</sub>  | I/O |
| 5          | 63     | R7 <sub>0</sub>                   | I/O | O <sub>o</sub>  | I/O |
| 6          | 64     | R7 <sub>1</sub>                   | I/O |                 |     |
| 7          | 1      | R7 <sub>2</sub>                   | I/O |                 |     |
| 8          | 2      | R0₀/SCK                           | I/O | V <sub>cc</sub> |     |
| 9          | 3      | R0₁/SI                            | I/O | V <sub>cc</sub> |     |
| 10         | 4      | R0 <sub>2</sub> /SO               | I/O |                 |     |
| 11         | 5      | R0₃/TOC                           | I/O |                 |     |
| 12         | 6      | TEST                              | I   | $V_{PP}$        |     |
| 13         | 7      | RESET                             | I   | RESET           | 1   |
| 14         | 8      | OSC <sub>1</sub>                  | I   | V <sub>cc</sub> |     |
| 15         | 9      | OSC <sub>2</sub>                  | 0   |                 |     |
| 16         | 10     | GND                               | _   | GND             |     |
| 17         | 11     | X1                                | I   | GND             |     |
| 18         | 12     | X2                                | 0   |                 |     |
| 19         | 13     | AV <sub>ss</sub>                  | _   | GND             |     |
| 20         | 14     | R3 <sub>0</sub> /AN <sub>0</sub>  | I/O | O <sub>0</sub>  | I/O |
| 21         | 15     | R3 <sub>1</sub> /AN <sub>1</sub>  | I/O | O <sub>1</sub>  | I/O |
| 22         | 16     | R3 <sub>2</sub> /AN <sub>2</sub>  | I/O | O <sub>2</sub>  | I/O |
| 23         | 17     | R3 <sub>3</sub> /AN <sub>3</sub>  | I/O | O <sub>3</sub>  | I/O |
| 24         | 18     | R4 <sub>0</sub> /AN <sub>4</sub>  | I/O | O <sub>4</sub>  | I/O |
| 25         | 19     | R4 <sub>1</sub> /AN <sub>5</sub>  | I/O | O <sub>5</sub>  | I/O |
| 26         | 20     | R4 <sub>2</sub> /AN <sub>6</sub>  | I/O | O <sub>6</sub>  | I/O |
| 27         | 21     | R4 <sub>3</sub> /AN <sub>7</sub>  | I/O | O <sub>7</sub>  | I/O |
| 28         | 22     | R5 <sub>0</sub> /AN <sub>8</sub>  | I/O |                 |     |
| 29         | 23     | R5₁/AN <sub>9</sub>               | I/O |                 |     |
| 30         | 24     | R5 <sub>2</sub> /AN <sub>10</sub> | I/O |                 |     |

| Pin Number |        | MCU Mode                          |     | PROM Mod        | le  |
|------------|--------|-----------------------------------|-----|-----------------|-----|
| DP-64S     | FP-64B | Pin                               | I/O | Pin             | I/O |
| 31         | 25     | R5 <sub>3</sub> /AN <sub>11</sub> | I/O |                 |     |
| 32         | 26     | $AV_{cc}$                         | _   | V <sub>cc</sub> |     |
| 33         | 27     | V <sub>cc</sub>                   | _   | V <sub>cc</sub> |     |
| 34         | 28     | $D_0/\overline{INT}_0$            | I/O | M <sub>o</sub>  | 1   |
| 35         | 29     | D <sub>1</sub> /INT <sub>1</sub>  | I/O | M <sub>1</sub>  | 1   |
| 36         | 30     | D <sub>2</sub> /EVNB              | I/O | A <sub>1</sub>  | 1   |
| 37         | 31     | D <sub>3</sub> /BUZZ              | I/O | $A_2$           | 1   |
| 38         | 32     | D <sub>4</sub> /STOPC             | I/O |                 |     |
| 39         | 33     | D <sub>5</sub>                    | I/O | $A_3$           | 1   |
| 40         | 34     | D <sub>6</sub>                    | I/O | $A_4$           | 1   |
| 41         | 35     | D <sub>7</sub>                    | I/O | A <sub>9</sub>  | 1   |
| 42         | 36     | D <sub>8</sub>                    | I/O | V <sub>cc</sub> |     |
| 43         | 37     | D <sub>9</sub>                    | I/O |                 |     |
| 44         | 38     | D <sub>10</sub>                   | I/O |                 |     |
| 45         | 39     | D <sub>11</sub>                   | I/O |                 |     |
| 46         | 40     | D <sub>12</sub>                   | I/O |                 |     |
| 47         | 41     | D <sub>13</sub>                   | I/O |                 |     |
| 48         | 42     | R8 <sub>0</sub>                   | I/O | CE              | 1   |
| 49         | 43     | R8 <sub>1</sub>                   | I/O | ŌĒ              | 1   |
| 50         | 44     | R8 <sub>2</sub>                   | I/O | A <sub>13</sub> | 1   |
| 51         | 45     | R8 <sub>3</sub>                   | I/O | A <sub>14</sub> | 1   |
| 52         | 46     | R9 <sub>0</sub>                   | I/O |                 |     |
| 53         | 47     | R9₁                               | I/O |                 |     |
| 54         | 48     | R9 <sub>2</sub>                   | I/O |                 |     |
| 55         | 49     | R9 <sub>3</sub>                   | I/O |                 |     |
| 56         | 50     | R1 <sub>0</sub>                   | I/O | A <sub>5</sub>  | 1   |
| 57         | 51     | R1 <sub>1</sub>                   | I/O | $A_6$           | 1   |
| 58         | 52     | R1 <sub>2</sub>                   | I/O | A <sub>7</sub>  | I   |
| 59         | 53     | R1 <sub>3</sub>                   | I/O | A <sub>8</sub>  | I   |
| 60         | 54     | R2 <sub>0</sub>                   | I/O | $A_0$           | I   |
| 61         | 55     | R2 <sub>1</sub>                   | I/O | A <sub>10</sub> | I   |
| 62         | 56     | R2 <sub>2</sub>                   | I/O | A <sub>11</sub> | I   |
| 63         | 57     | R2 <sub>3</sub>                   | I/O | A <sub>12</sub> | I   |
| 64         | 58     | $RA_1/V_{disp}$                   | I   |                 |     |

Notes: 1. I/O: Input/output pin; I: Input pin; O: Output pin

2.  $O_0$  to  $O_4$  consist of two pins each. Tie each pair together before using them.

### **Block Diagram**



#### **Memory Map**

#### **ROM Memory Map**

**Vector Address Area (\$0000–\$000F):** Reserved for JMPL instructions that branch to the start addresses of the reset and interrupt routines.

**Zero-Page Subroutine Area** (\$0000–\$003F): Reserved for subroutines. The program branches to a subroutine in this area in response to the CAL instruction.

Pattern Area (\$0000-\$0FFF): Contains ROM data that can be referenced with the P instruction.

**Program Area** (\$0000-\$0FFF (HD404334), \$0000-\$17FF (HD404336), \$0000-\$1FFF (HD404338), \$0000-\$2FFF (HD4043312), \$0000-\$3FFF (HD404339, HD4074339)): The entire ROM area can be used for program coding.



Figure 1 ROM Memory Map

#### HITACHI

#### **RAM Memory Map**



Figure 2 RAM Memory Map and Initial Values

Table 1 Initial Values of Flags after MCU Reset

| Item                 |                                  | Initial Value |  |
|----------------------|----------------------------------|---------------|--|
| Interrupt flags/mask | Interrupt enable flag (IE)       | 0             |  |
|                      | Interrupt request flag (IF)      | 0             |  |
|                      | Interrupt mask (IM)              | 1             |  |
| Bit registers        | Watchdog timer on flag (WDON)    | 0             |  |
|                      | A/D start flag (ADSF)            | 0             |  |
|                      | Input capture status flag (ICSF) | 0             |  |
|                      | Input capture error flag (ICEF)  | 0             |  |
|                      | I <sub>AD</sub> off flag (IAOF)  | 0             |  |
|                      | RAM enable flag (RAME)           | 0             |  |
|                      | Low speed on flag (LSON)         | 0             |  |
|                      | Direct transfer on flag (DTON)   | 0             |  |



Figure 3 Interrupt Control Bits and Register Flag Areas Configuration

#### **HITACHI**

|          | SEM/SEMD                    | REM/REMD     | TM/TMD    |
|----------|-----------------------------|--------------|-----------|
| IE       | Allowed                     | Allowed      | Allowed   |
| IM       |                             |              |           |
| LSON     |                             |              |           |
| IAOF     |                             |              |           |
| IF       | Not executed                | Allowed      | Allowed   |
| ICSF     |                             |              |           |
| ICEF     |                             |              |           |
| RAME     |                             |              |           |
| RSP      | Not executed                | Allowed      | Inhibited |
| WDON     | Allowed                     | Not executed | Inhibited |
| ADSF     | Allowed                     | Inhibited    | Allowed   |
| DTON     | Not executed in active mode | Allowed      | Allowed   |
|          | Used in subactive mode      |              |           |
| Not used | Not executed                | Not executed | Inhibited |

Note: WDON is reset by MCU reset or by STOPC enable for stop mode cancellation.

The REM or REMD instruction must not be executed for ADSF during A/D conversion.

DTON is always reset in active mode. If the TM or TMD instruction is executed for the inhibited bits or non-existing bits, the value in ST becomes invalid.

Figure 4 Usage Limitations of RAM Bit Manipulation Instructions

| Memory regis                                                         | sters   | Stack area | _      |                    |                  |                  |                   |
|----------------------------------------------------------------------|---------|------------|--------|--------------------|------------------|------------------|-------------------|
| \$040 MR(0)                                                          | \$3C0   | Level 16   |        |                    |                  |                  |                   |
| \$041 MR(1)                                                          |         | Level 15   |        |                    |                  |                  |                   |
| \$042 MR(2)                                                          |         | Level 14   |        |                    |                  |                  |                   |
| \$043 MR(3)                                                          |         | Level 13   |        |                    |                  |                  |                   |
| \$044 MR(4)                                                          |         | Level 12   |        |                    |                  |                  |                   |
| \$045 MR(5)                                                          |         | Level 11   |        |                    |                  |                  |                   |
| \$046 MR(6)                                                          |         | Level 10   |        |                    |                  |                  |                   |
| \$047 MR(7)                                                          |         | Level 9    |        | Bit 3              | Bit 2            | Bit 1            | Bit 0             |
| \$048 MR(8)                                                          |         | Level 8    | \$3F   | c st               | PC <sub>13</sub> | PC <sub>12</sub> | PC <sub>11</sub>  |
| \$049 MR(9)                                                          |         | Level 7    | J \$3F |                    | FO <sub>13</sub> | FU <sub>12</sub> | FO <sub>11</sub>  |
| \$04A MR(10                                                          | )       | Level 6    | \$3F   | D PC <sub>10</sub> | PC               | PC <sub>8</sub>  | PC <sub>7</sub>   |
| \$04B MR(11                                                          | )       | Level 5    | J \$51 | 1010               | 109              | 108              | 107               |
| \$04C MR(12                                                          | )       | Level 4    | \$3F   | E CA               | PC <sub>6</sub>  | PC <sub>5</sub>  | $\overline{PC}_4$ |
| \$04D MR(13                                                          |         | Level 3    | , \$3F |                    | F 0 <sub>6</sub> | FO <sub>5</sub>  | F 0 <sub>4</sub>  |
| \$04E MR(14                                                          |         | Level 2    | \$3F   | F PC <sub>3</sub>  | PC <sub>2</sub>  | PC₁              | PC <sub>0</sub>   |
| \$04F MR(15                                                          | ) \$3FF | Level 1    | φοι    | 103                | 102              | FU <sub>1</sub>  | FC <sub>0</sub>   |
| PC <sub>13</sub> -PC <sub>0</sub> :<br>ST: Status fl<br>CA: Carry fl |         |            |        |                    |                  |                  |                   |

Figure 5 Configuration of Memory Registers and Stack Area, and Stack Position

### **Registers and Flags**



Figure 6 Registers and Flags

#### **Addressing Modes**

#### **RAM Addressing Modes**

**Register Indirect Addressing Mode:** The contents of the W, X, and Y registers (10 bits total) are used as a RAM address.

**Direct Addressing Mode:** A direct addressing instruction consists of two words. The first word contains the opcode, and the contents of the second word (10 bits) are used as a RAM address.

**Memory Register Addressing Mode (LAMR, XMRA):** The memory registers (MR), which are located in 16 addresses from \$040 to \$04F, are accessed with the LAMR and XMRA instructions.



Figure 7 RAM Addressing Modes

#### **ROM Addressing Modes**

**Direct Addressing Mode:** A program can branch to any address in ROM memory space by executing the JMPL, BRL, or CALL instruction.

**Current Page Addressing Mode:** A program can branch to any address in the current page (256 words per page) by executing the BR instruction.

**Zero-Page Addressing Mode:** A program can branch to any subroutine located in the zero-page subroutine area (\$0000–\$003F) by executing the CAL instruction.

**Table Data Addressing Mode:** A program can branch to an address determined by the contents of 4-bit immediate data, the accumulator, and the B register by executing the TBR instruction.



Figure 8 ROM Addressing Modes

### **Instruction Set**

**Table 2** Instruction Set Classification

| Instruction Type     | Function                                                                                                  | Number of<br>Instructions |
|----------------------|-----------------------------------------------------------------------------------------------------------|---------------------------|
| Immediate            | Transferring constants to the accumulator, B register, and RAM.                                           | 4                         |
| Register-to-register | Register-to-register Transferring contents of the B, Y, SPX, SPY, or memory registers to the accumulator. |                           |
| RAM addressing       | RAM addressing Available when accessing RAM in register indirect addressing mode.                         |                           |
| RAM register         | Transferring data between the accumulator and memory.                                                     | 10                        |
| Arithmetic           | Performing arithmetic operations with the contents of the accumulator, B register, or memory.             | 25                        |
| Compare              | Comparing contents of the accumulator or memory with a constant.                                          | 12                        |
| RAM bit manipulation | Bit set, bit reset, and bit test.                                                                         | 6                         |
| ROM addressing       | Branching and jump instructions based on the status condition.                                            | 8                         |
| Input/output         | Controlling the input/output of the R and D ports; ROM data reference with the P instruction.             | 11                        |
| Control              | Controlling the serial communication interface and low-power dissipation modes.                           | 4                         |
| <u> </u>             |                                                                                                           | ·                         |

Total: 101 instructions

### **Interrupts**



Figure 9 Interrupt Control Circuit

#### **HITACHI**



Figure 10 Interrupt Processing Sequence

### **Operating Modes**

The MCU has five operating modes as shown in table 3. Transitions between operating modes are shown in figure 11.

**Table 3** Operations in Each Operating Mode

| Function             | Active Mode | Subactive<br>Mode | Standby Mode | Watch Mode | Stop Mode |
|----------------------|-------------|-------------------|--------------|------------|-----------|
| System oscillator    | OP          | Stopped           | OP           | Stopped    | Stopped   |
| Subsystem oscillator | OP          | OP                | OP           | OP         | * OP      |
| CPU                  | OP          | OP                | Retained     | Retained   | Reset     |
| RAM                  | OP          | OP                | Retained     | Retained   | Retained  |
| Timer A              | OP          | OP                | OP           | OP         | Reset     |
| Timers B, C          | OP          | OP                | OP           | Stopped    | Reset     |
| Serial               | OP          | OP                | OP           | Stopped    | Reset     |
| A/D                  | OP          | Stopped           | OP           | Stopped    | Reset     |
| I/O                  | ОР          | OP                | Retained     | Retained   | Reset     |

Notes: OP implies in operation.

<sup>\*</sup>Oscillation can be switched on or off with bit 3 of system clock selection register 1 (SSR1: \$027).



**Figure 11 MCU Status Transitions** 

In stop mode, the system oscillator is stopped. To ensure a proper oscillation stabilization period of at least  $t_{RC}$  when clearing stop mode, execute the cancellation according to the timing chart in figure 12.

In watch and subactive modes, a timer A or  $\overline{INT}_0$  interrupt can be accepted during the interrupt frame period T (see figure 13).

Note: In watch and subactive modes, an interrupt will not be properly detected if the  $\overline{\text{INT}}_0$  high or low level period is shorter than the interrupt frame period T. Thus, when operating in watch and subactive modes, maintain the  $\overline{\text{INT}}_0$  high or low level period longer than period T to ensure interrupt detection.



Figure 12 Timing of Stop Mode Cancellation



Figure 13 Interrupt Frame

#### HITACHI

The MCU automatically provides an oscillation stabilization period  $t_{RC}$  when operation switches from watch mode to active mode. The interrupt frame period T and one of three values for  $t_{RC}$  can be selected with the miscellaneous register (MIS: \$00C), as listed in figure 14.

Operation can switch directly from subactive mode to active mode, as illustrated in figure 15. In this case, the transition time  $T_D$  obeys the following relationship.

$$t_{\scriptscriptstyle RC} < T_{\scriptscriptstyle D} < T + t_{\scriptscriptstyle RC}$$



Figure 14 Miscellaneous Register



Figure 15 Direct Transition Timing

**MCU Operation Sequence:** The MCU operation flow is shown in figures 16 and 17.  $\overline{RESET}$  input is asynchronous, and causes an immediate transition to the reset state from any MPU operation state.

The low-power mode operation sequence is shown in figure 17. With the IE flag cleared and an interrupt flag set together with its interrupt mask cleared, if a STOP/SBY instruction is executed, the instruction is cancelled (regarded as an NOP) and the following instruction is executed. Before executing a STOP/SBY instruction, make sure all interrupt flags are cleared or all interrupts are masked.



Figure 16 MCU Operation Sequence (Power On)



Figure 17 MCU Operating Sequence (Low-Power Mode Operation)

#### **Oscillator Circuit**

Figure 18 shows a block diagram of the clock generation circuit. The system clock frequency of the oscillator connected to OSC<sub>1</sub> and OSC<sub>2</sub> can be selected by system clock selection registers 1 and 2 (SSR1, 2: \$027, \$028) as shown in figures 20 and 21.

The system clock division ratio can be set by software to be 1/4, 1/8, 1/16, or 1/32. The subsystem clock division ratio can be set by software to be 1/4 or 1/8.



Figure 18 Clock Generation Circuit



Figure 19 Typical Layout of Crystal and Ceramic Oscillators

**Table 4** Oscillator Circuit Examples



- Notes: 1. Since the circuit constants change depending on the crystal or ceramic oscillator and stray capacitance of the board, the user should consult with the crystal or ceramic oscillator manufacturer to determine the circuit parameters.
  - 2. Wiring among OSC<sub>1</sub>, OSC<sub>2</sub>, X1, X2 and elements should be as short as possible, and must not cross other wiring (see figure 19).
  - 3. When a 32.768-kHz crystal oscillator is not used, fix pin X1 to GND and leave pin X2 open.



Figure 20 System Clock Selection Register 1 (SSR1)



Figure 21 System Clock Selection Register 2 (SSR2)

#### HITACHI

#### I/O Ports

The MCU has 53 input/output pins  $(D_0-D_{13}, RO_0-R9_3)$  and one input-only pin  $(RA_1)$ .

- The 30 pins consisting of ports D<sub>0</sub>–D<sub>13</sub>, R1, R2, R8, and R9 are all high-voltage I/O pins. RA<sub>1</sub> is a high-voltage input-only pin. The high-voltage pins can be equipped with or without pull-down resistance, as selected by the mask option.
- All standard voltage output pins are CMOS output pins. However, the R0<sub>2</sub>/SO pin can be programmed for NMOS open-drain output.
- In stop mode, input/output pins go to the high-impedance state.
- All standard voltage input/output pins have pull-up MOS built in, which can be individually turned on or off by software (Table 5).

Pull-up MOS on/off settings can be made independently of settings as on-chip supporting module pins.

Table 5 Control of Standard I/O Pins by Program

| MIS3 (bit 3 of MIS) |      | 0 | 0 |    |    |   | 1  |    |    |
|---------------------|------|---|---|----|----|---|----|----|----|
| DCR                 |      | 0 |   | 1  |    | 0 |    | 1  |    |
| PDR                 |      | 0 | 1 | 0  | 1  | 0 | 1  | 0  | 1  |
| CMOS buffer         | PMOS | _ | _ | _  | On | _ | _  | _  | On |
|                     | NMOS | _ | _ | On | _  | _ | _  | On | _  |
| Pull-up MOS         |      | _ | _ | _  | _  | _ | On | _  | On |

Note: — indicates off.



Figure 22 Data Control Register (DCR)

Table 6 Circuit Configurations of Standard I/O Pins



| I/O Pin Type             | Circuit           |               |                    | Pins                              |
|--------------------------|-------------------|---------------|--------------------|-----------------------------------|
| Peripheral function Inpu | / V <sub>CC</sub> |               |                    | SI                                |
| pins pins                |                   | Input data    | MIS3 PDR  SI       |                                   |
|                          | V <sub>CC</sub>   |               |                    | AN <sub>0</sub> -AN <sub>11</sub> |
|                          | <del>-</del>      |               | HLT<br>MIS3<br>PDR |                                   |
|                          |                   |               | —— A/D input       |                                   |
|                          |                   | Input control |                    |                                   |

- Notes: 1. In stop mode, the MCU is reset and the peripheral function selection is cancelled. The HLT signal goes low, and input/output pins enter the high-impedance state.
  - 2. The HLT signal is 1 in active, standby, watch, and subactive modes.

Table 7 Circuit Configurations for High-Voltage Input/Output Pins



Note: HLT goes high in active, standby, watch, and subactive modes.

#### **HITACHI**



Figure 23 Port Mode Register A (PMRA)



Figure 24 Port Mode Register B (PMRB)



Figure 25 Miscellaneous Register

#### **Prescaler**

The MCU has two built-in prescalers, S and W (PSS, PSW). They divide the system clock and subsystem clock, and output these divided clocks to the peripheral function modules, as shown in figure 26.



Figure 26 Prescaler Output Supply

### **Timers**

The MCU has three built-in timers A, B, and C. The functions of each timer are listed in table 7.

#### Timer A

Timer A is an 8-bit free-running timer that can also be used as a clock time-base with a 32.768-kHz subsystem oscillator. Timer A has the following features:

- One of eight internal clocks can be selected from prescaler S according to the setting of timer mode register A (TMA: \$008)
- In time-base mode, one of five internal clocks can be selected from prescaler W according to the setting of timer mode register A
- An interrupt request can be generated when timer counter A (TCA) overflows
- Input clock frequency must not be modified during timer A operation

**Table 7** Timer Functions

| Functions       |                | Timer A   | Timer B   | Timer C   |
|-----------------|----------------|-----------|-----------|-----------|
| Clock source    | Prescaler S    | Available | Available | Available |
|                 | Prescaler W    | Available | _         | _         |
|                 | External event | _         | Available | _         |
| Timer functions | Free-running   | Available | Available | Available |
|                 | Time base      | Available | _         | _         |
|                 | Event counter  | _         | Available | _         |
|                 | Reload         | _         | Available | Available |
|                 | Watchdog       | _         | _         | Available |
|                 | Input capture  | _         | Available | _         |
| Timer output    | PWM            | _         | _         | Available |



Figure 27 Timer A Block Diagram



2. Timer counter overflow output period (seconds) = input clock period (seconds) × 256.

3. The division ratio must not be modified during time-base mode operation, otherwise an overflow cycle error will occur.

Figure 28 Timer Mode Register A (TMA)

### Timer B

Timer B is an 8-bit multifunction timer that includes free-running, reload, and input capture timer features. These are described as follows.

- By setting timer mode register B1 (TMB1: \$009), one of seven internal clocks supplied from prescaler S can be selected, or timer B can be used as an external event counter
- By setting timer mode register B2 (TMB2: \$026), detection edge type of EVNB can be selected.
- By setting timer write register BL, U (TWBL, U: \$00A, \$00B), timer counter B (TCB) can be written to during reload timer operation
- By setting timer read register BL, U (TRBL, U: \$00A, \$00B), the contents of timer counter B can be read out
- Timer B can be used as an input capture timer to count the clock cycles between trigger edges input as an external event
- An interrupt can be requested when timer counter B overflows or when a trigger input edge is received during input capture operation



Figure 29 Timer B Free-Running and Reload Operation Block Diagram



Figure 30 Timer B Input Capture Operation Block Diagram



Figure 31 Timer Mode Register B1 (TMB1)



Figure 32 Timer Mode Register B2 (TMB2)

### **HITACHI**

#### Timer C

Timer C is an 8-bit multifunction timer that includes free-running, reload, and watchdog timer features, which are described as follows.

- By setting timer mode register C (TMC: \$00D), one of eight internal clocks supplied from prescaler S can be selected
- By selecting pin TOC with bit 2 (PMRA2) of port mode register A (PMRA: \$004), timer C output (PWM output) is enabled
- By setting timer write register CL, U (TWCL, U: \$00E, \$00F), timer counter C (TCC) can be written to
- By setting timer read register CL, U (TRCL, U: \$00E, \$00F), the contents of timer counter C can be read out
- An interrupt can be requested when timer counter C overflows
- Timer counter C can be used as a watchdog timer for detecting runaway programs



Figure 33 Timer C Block Diagram



Figure 34 Timer Mode Register C (TMC)



Figure 35 Watchdog Timer Operation Flowchart



Figure 36 PWM Output Waveform

#### Notes on Use

When using the timer output as PWM output, note the following point. From the update of the timer write register until the occurrence of the overflow interrupt, the PWM output differs from the period and duty settings, as shown in table 8. The PWM output should therefore not be used until after the overflow interrupt following the update of the timer write register. After the overflow, the PWM output will have the set period and duty cycle.

Table 8 PWM Output Following Update of Timer Write Register



# **Alarm Output Function**

The MCU has an alarm output function built in. By setting port mode register C (PMRC: \$025), one of four alarm frequencies supplied from the PSS can be selected.



Figure 37 Alarm Output Function Block Diagram

**Table 9 Port Mode Register C** 

### **PMRC**

| Bit 3 | Bit 2 | System Clock Divisor |
|-------|-------|----------------------|
| 0     | 0     | ÷ 2048               |
|       | 1     | ÷ 1024               |
| 1     | 0     | ÷ 512                |
|       | 1     | ÷ 256                |

### **Serial Interface**

The MCU has a one-channel serial interface built in with the following features.

- One of 13 different internal clocks or an external clock can be selected as the transmit clock. The internal clocks include the six prescaler outputs divided by two and by four, and the system clock.
- During idle status, the serial output pin can be controlled to be high or low output
- · Transmit clock errors can be detected
- An interrupt request can be generated after transfer has completed when an error occurs



Figure 38 Serial Interface Block Diagram

Table 10 Serial Interface Operating Modes

| SMR   | PMRA  |       |                              |  |  |  |  |  |
|-------|-------|-------|------------------------------|--|--|--|--|--|
| Bit 3 | Bit 1 | Bit 0 | Operating Mode               |  |  |  |  |  |
| 1     | 0     | 0     | Continuous clock output mode |  |  |  |  |  |
|       |       | 1     | Transmit mode                |  |  |  |  |  |
|       | 1     | 0     | Receive mode                 |  |  |  |  |  |
|       |       | 1     | Transmit/receive mode        |  |  |  |  |  |



Figure 39 Serial Interface State Transitions



Figure 40 Serial Interface Timing



Figure 41 Example of Serial Interface Operation Sequence

### **HITACHI**

Transmit clock errors are detected as illustrated in figure 42.



Figure 42 Transmit Clock Error Detection

**Table 11** Transmit Clock Selection

| <b>PMRC</b> | SMR   |       |       |                      |                                 |
|-------------|-------|-------|-------|----------------------|---------------------------------|
| Bit 0       | Bit 2 | Bit 1 | Bit 0 | System Clock Divisor | <b>Transmit Clock Frequency</b> |
| 0           | 0     | 0     | 0     | ÷ 2048               | 4096t <sub>cyc</sub>            |
|             |       |       | 1     | ÷ 512                | 1024t <sub>cyc</sub>            |
|             |       | 1     | 0     | ÷ 128                | 256t <sub>cyc</sub>             |
|             |       |       | 1     | ÷ 32                 | 64t <sub>cyc</sub>              |
|             | 1     | 0     | 0     | ÷ 8                  | 16t <sub>cyc</sub>              |
|             |       |       | 1     | ÷ 2                  | 4t <sub>cyc</sub>               |
| 1           | 0     | 0     | 0     | ÷ 4096               | 8192t <sub>cyc</sub>            |
|             |       |       | 1     | ÷ 1024               | 2048t <sub>cyc</sub>            |
|             |       | 1     | 0     | ÷ 256                | 512t <sub>cyc</sub>             |
|             |       |       | 1     | ÷ 64                 | 128t <sub>cyc</sub>             |
|             | 1     | 0     | 0     | ÷ 16                 | 32t <sub>cyc</sub>              |
|             |       |       | 1     | ÷ 4                  | 8t <sub>cyc</sub>               |



Figure 43 Serial Mode Register (SMR)

### **HITACHI**



Figure 44 Port Mode Register C (PMRC)

### A/D Converter

The MCU also contains a built-in A/D converter that uses a sequential comparison method with a resistance ladder. It can perform digital conversion of twelve analog inputs with 8-bit resolution. The following describes the A/D converter.

- A/D mode register 1 (AMR1: \$019) is used to select digital or analog ports
- A/D mode register 2 (AMR2: \$01A) is used to set the A/D conversion speed and to select digital or analog ports
- The A/D channel register (ACR: \$016) is used to select an analog input channel
- A/D conversion is started by setting the A/D start flag (ADSF: \$020, 2) to 1. After the conversion is completed, converted data is stored in the A/D data register, and at the same time the A/D start flag is cleared to 0.
- By setting the I<sub>AD</sub> off flag (IAOF: \$021, 2) to 1, the current flowing through the resistance ladder can be cut off even while operating in standby or active mode
- The A/D data register is a read-only register consisting of a lower 4 bits and upper 4 bits (ADRL: \$017, ADRU: \$018). This register is not cleared by a reset. Data reads during A/D conversion are not guaranteed. After A/D conversion ends, the resultant 8-bit data is set in this register and held until the start of the next conversion (figures 51 to 53).



Figure 45 A/D Converter Block Diagram

### **Notes on Usage**

- Use the SEM or SEMD instruction for writing to the A/D start flag (ADSF)
- Do not write to the A/D start flag during A/D conversion
- Data in the A/D data register during A/D conversion is undefined
- Since the operation of the A/D converter is based on the clock from the system oscillator, the A/D converter does not operate in stop, watch, or subactive mode. In addition, to save power while in these modes, all current flowing through the converter's resistance ladder is cut off.
- If the power supply for the A/D converter is to be different from V<sub>CC</sub>, connect a 0.1-μF bypass capacitor between the AV<sub>CC</sub> and AV<sub>SS</sub> pins. (However, this is not necessary when the AV<sub>CC</sub> pin is directly connected to the V<sub>CC</sub> pin.)
- The port data register (PDR) is initialized to 1 by an MCU reset. At this time, if pull-up MOS is selected as active by bit 3 of the miscellaneous register (MIS3), the port will be pulled up to V<sub>CC</sub>. When using a shared R port/analog input pin as an input pin, clear PDR to 0. Otherwise, if pull-up MOS is selected by MIS3 and PDR is set to 1, a pin selected by bit 1 of the A/D mode registr as an analog pin will remain pulled up.



Figure 46 A/D Mode Register 1 (AMR1)



Figure 47 A/D Mode Register 2 (AMR2)



Figure 48 A/D Channel Register (ACR)



Figure 49 A/D Start Flag (ADSF)



 $Figure~50~~I_{AD}~Off~Flag~(IAOF)\\$ 



Figure 51 A/D Data Register



Figure 52 A/D Data Register (Lower) (ADRL)



Figure 53 A/D Data Register (Upper) (ADRU)

# **Notes on Mounting**

Assemble all parts including the HD404339 Series on a board, noting the points described below.

- 1. Connect layered ceramic type capacitors (about 0.1  $\mu F$ ) between  $AV_{CC}$  and  $AV_{SS}$ , between  $V_{CC}$  and GND, and between used analog pins and  $AV_{SS}$ .
- 2. Connect unused analog pins to  $AV_{SS}$ .



Figure 54 Example of Connections (AV $_{CC}$  to AV $_{SS}$ )

Between the  $V_{\text{CC}}$  and GND lines, connect capacitors designed for use in ordinary power supply circuits. An example connection is described in figure 54.

No resistors can be inserted in series in the power supply circuit, so the capacitors should be connected in parallel. The capacitors are a large capacitance  $C_1$  and a small capacitance  $C_2$ .



Figure 55 Example of Connections ( $V_{CC}$  to GND)

### **Absolute Maximum Ratings**

| Item                             | Symbol                   | Value                           | Unit | Notes  |
|----------------------------------|--------------------------|---------------------------------|------|--------|
| Supply voltage                   | V <sub>cc</sub>          | -0.3 to +7.0                    | V    |        |
| Programming voltage              | V <sub>PP</sub>          | -0.3 to +14.0                   | V    | 1      |
| Pin voltage                      | V <sub>T</sub>           | $V_T$ = -0.3 to $V_{CC}$ + 0.3  |      | 2      |
|                                  |                          | $V_{cc}$ – 45 to $V_{cc}$ + 0.3 | V    | 3      |
| Total permissible input current  | $\Sigma$ I $_{\circ}$    | 70                              | mA   | 4      |
| Total permissible output current | <b>-</b> ΣI <sub>0</sub> | 150                             | mA   | 5      |
| Maximum input current            | Io                       | 4                               | mA   | 6, 7   |
|                                  |                          | 20                              | mA   | 6, 8   |
| Maximum output current           | -I <sub>o</sub>          | 4                               | mA   | 9, 10  |
|                                  |                          | 30                              | mA   | 10, 11 |
| Operating temperature            | $T_{opr}$                | –20 to +75                      | °C   |        |
| Storage temperature              | $T_{stg}$                | -55 to +125                     | °C   |        |

Notes: Permanent damage may occur if these absolute maximum ratings are exceeded. Normal operation must be under the conditions stated in the electrical characteristics tables. If these conditions are exceeded, the LSI may malfunction or its reliability may be affected.

- 1. Applies to pin TEST (V<sub>PP</sub>) of HD4074339.
- 2. Applies to all standard voltage pins.
- 3. Applies to high-voltage pins.
- 4. The total permissible input current is the total of input currents simultaneously flowing in from all the I/O pins to GND.
- 5. The total permissible output current is the total of output currents simultaneously flowing out from  $V_{cc}$  to all I/O pins.
- 6. The maximum input current is the maximum current flowing from each I/O pin to GND.
- 7. Applies to ports R3, R4, and R5.
- 8. Applies to ports R0, R6, and R7.
- 9. Applies to ports R0 and R3 to R7.
- 10. The maximum output current is the maximum current flowing from  $V_{cc}$  to each I/O pin.
- 11. Applies to ports  $D_0-D_{13}$ , R1, R2, R8, and R9.

### **Electrical Characteristics**

DC Characteristics ( $V_{CC}$  = 4.0 to 5.5 V, GND = 0 V,  $V_{disp}$  =  $V_{CC}$  – 40 V to  $V_{CC}$ ,  $T_a$  = –20 to +75°C, unless otherwise specified)

| Item                                  | Symbol            | Pins                                                     | Min                   | Тур | Max                   | Unit | <b>Test Condition</b>                             | Notes |
|---------------------------------------|-------------------|----------------------------------------------------------|-----------------------|-----|-----------------------|------|---------------------------------------------------|-------|
| Input high voltage                    | V <sub>IH</sub>   | RESET, SCK,<br>SI, INT <sub>0</sub> , INT <sub>1</sub> , | 0.8V <sub>cc</sub>    | _   | V <sub>cc</sub> + 0.3 | V    |                                                   |       |
|                                       |                   | $\overline{\text{STOPC}}$ , EVNB                         |                       |     |                       |      |                                                   |       |
|                                       |                   | OSC <sub>1</sub>                                         | $V_{cc} - 0.5$        | _   | V <sub>cc</sub> + 0.3 | V    |                                                   |       |
| Input low voltage                     | $V_{IL}$          | RESET, SCK,<br>SI                                        | -0.3                  | _   | 0.2V <sub>cc</sub>    | V    |                                                   |       |
|                                       |                   | INT <sub>0</sub> , INT <sub>1</sub> ,<br>STOPC, EVNB     | V <sub>cc</sub> - 40  | _   | 0.2V <sub>cc</sub>    | V    |                                                   |       |
|                                       |                   | OSC <sub>1</sub>                                         | -0.3                  | _   | 0.5                   | V    |                                                   |       |
| Output high voltage                   | V <sub>OH</sub>   | SCK, SO, TOC                                             | V <sub>cc</sub> - 0.5 | _   |                       | V    | $-I_{OH} = 0.5 \text{ mA}$                        |       |
| Output low voltage                    | V <sub>OL</sub>   | SCK, SO, TOC                                             | _                     | _   | 0.4                   | V    | $I_{OL} = 0.4 \text{ mA}$                         |       |
| I/O leakage<br>current                | I <sub>IL</sub>   | RESET, SCK,<br>SI, SO,TOC,<br>OSC <sub>1</sub>           | _                     | _   | 1                     | μА   | $V_{in} = 0 \text{ V to } V_{CC}$                 | 1     |
|                                       |                   | INT <sub>0</sub> , INT <sub>1</sub> ,<br>STOPC, EVNB     |                       | _   | 20                    | μΑ   | $V_{in} = V_{CC} - 40 \text{ to}$ $V_{CC}$        | 1     |
| Current dissipation in active mode    | I <sub>cc</sub>   | V <sub>cc</sub>                                          | _                     | _   | 5.0                   | mA   | $V_{CC} = 5 \text{ V},$ $f_{OSC} = 4 \text{ MHz}$ | 2, 5  |
|                                       |                   |                                                          | _                     | _   | 8.0                   | mA   | _                                                 | 2, 6  |
| Current dissipation in standby mode   | I <sub>SBY</sub>  | V <sub>cc</sub>                                          | _                     | _   | 2.0                   | mA   | $V_{CC} = 5 \text{ V},$ $f_{OSC} = 4 \text{ MHz}$ | 3     |
| Current dissipation in subactive mode | I <sub>SUB</sub>  | V <sub>cc</sub>                                          | _                     | _   | 100                   | μΑ   | $V_{cc} = 5 \text{ V},$ 32 kHz oscillator         | 4, 5  |
|                                       |                   |                                                          | _                     | _   | 320                   | μΑ   | _                                                 | 4, 6  |
| Current dissipation in watch mode     | I <sub>WTC</sub>  | V <sub>cc</sub>                                          | _                     | _   | 20                    | μΑ   | $V_{cc} = 5 \text{ V},$ 32 kHz oscillator         | 4     |
| Current dissipation in stop mode      | I <sub>STOP</sub> | V <sub>cc</sub>                                          | _                     | _   | 10                    | μА   | X1 = GND,<br>X2 = Open                            | 4, 5  |
|                                       |                   |                                                          | _                     | _   | 20                    | μΑ   | _                                                 | 4, 6  |
| Stop mode retaining voltage           | $V_{STOP}$        | V <sub>cc</sub>                                          | 2                     | _   | _                     | V    |                                                   |       |

Notes: 1. Excludes current flowing through pull-up MOS and output buffers.

2.  $I_{cc}$  is the source current when no I/O current is flowing while the MCU is in reset state.

Test conditions: MCU: Reset

Pins: RESET, TEST at GND

R0, R3 $_{\scriptscriptstyle 0}$  to R7 $_{\scriptscriptstyle 2}$  at V  $_{\scriptscriptstyle CC}$ 

 $D_0$ – $D_{13}$ , R1, R2, R8, R9, RA<sub>1</sub> at  $V_{disp}$ 

3. I<sub>SBY</sub> is the source current when no I/O current is flowing while the MCU timer is operating.

Test conditions: MCU: I/O reset

Standby mode

Pins:  $\overline{\text{RESET}}$  at  $V_{\text{cc}}$ 

TEST at GND

R0, R3 $_{\scriptscriptstyle 0}$  to R7 $_{\scriptscriptstyle 2}$  at V  $_{\scriptscriptstyle CC}$ 

 $D_0 - D_{13}$ , R1, R2, R8, R9, RA<sub>1</sub> at  $V_{disp}$ 

4. This is the source current when no I/O current is flowing.

Test conditions: Pins: R0, R3 $_{\scriptscriptstyle 0}$  to R7 $_{\scriptscriptstyle 2}$  at V  $_{\scriptscriptstyle CC}$ 

D<sub>0</sub>-D<sub>13</sub>, R1, R2, R8, R9, RA<sub>1</sub> at GND

- 5. Applies to the HD404334, HD404336, HD404338, HD4043312, and HD404339.
- 6. Applies to the HD4074339.

I/O Characteristics for High-Voltage Pins ( $V_{CC}$  = 4.0 to 5.5 V, GND = 0 V,  $V_{disp}$  =  $V_{CC}$  – 40 V to  $V_{CC}$ ,  $T_a$  = –20 to +75°C, unless otherwise specified)

| Item               | Symbol          | Pins                                  | Min                   | Тур | Max                   | Unit | <b>Test Condition</b>                       | Note |
|--------------------|-----------------|---------------------------------------|-----------------------|-----|-----------------------|------|---------------------------------------------|------|
| Input high voltage | $V_{\text{IH}}$ | D <sub>0</sub> -D <sub>13</sub> , R1, | $0.7V_{\rm cc}$       | _   | V <sub>cc</sub> + 0.3 | V    |                                             |      |
|                    |                 | R2, R8, R9,                           |                       |     |                       |      |                                             |      |
|                    |                 | $RA_1$                                |                       |     |                       |      |                                             |      |
| Input low voltage  | $V_{IL}$        | D <sub>0</sub> -D <sub>13</sub> , R1, | $V_{\rm CC} - 40$     | _   | $0.3V_{\rm cc}$       | V    |                                             |      |
|                    |                 | R2, R8, R9,                           |                       |     |                       |      |                                             |      |
|                    |                 | $RA_1$                                |                       |     |                       |      |                                             |      |
| Output high        | V <sub>OH</sub> | D <sub>0</sub> -D <sub>13</sub> , R1, | V <sub>cc</sub> - 3.0 | _   | _                     | V    | -I <sub>OH</sub> = 15 mA                    |      |
| voltage            |                 | R2, R8, R9,                           |                       |     |                       |      |                                             |      |
|                    |                 | BUZZ                                  |                       |     |                       |      |                                             |      |
|                    |                 |                                       | V <sub>CC</sub> - 2.0 | _   | _                     | V    | -I <sub>OH</sub> = 10 mA                    |      |
|                    |                 |                                       | V <sub>CC</sub> - 1.0 | _   | _                     | V    | $-I_{OH} = 4 \text{ mA}$                    |      |
| Output low voltage | V <sub>OL</sub> | D <sub>0</sub> -D <sub>13</sub> , R1, | _                     |     | V <sub>cc</sub> – 37  | V    | $V_{disp} = V_{CC} - 40 \text{ V}$          | 1    |
|                    |                 | R2, R8, R9,                           |                       |     |                       |      |                                             |      |
|                    |                 | BUZZ                                  |                       |     |                       |      |                                             |      |
|                    |                 |                                       | _                     | _   | V <sub>CC</sub> - 37  | V    | 150 kΩ at $V_{cc}$ – 40 V                   | 2    |
| I/O leakage        | I <sub>IL</sub> | D <sub>0</sub> -D <sub>13</sub> , R1, | _                     | _   | 20                    | μΑ   | $V_{in} = V_{CC} - 40 \text{ V to } V_{CC}$ | 3    |
| current            |                 | R2, R8, R9,                           |                       |     |                       |      |                                             |      |
|                    |                 | RA₁, BUZZ                             |                       |     |                       |      |                                             |      |
| Pull-down MOS      | I <sub>PD</sub> | D <sub>0</sub> -D <sub>13</sub> , R1, | 200                   | 600 | 1000                  | μΑ   | $V_{disp} = V_{CC} - 35 \text{ V},$         | 1    |
| current            |                 | R2, R8, R9                            |                       |     |                       |      | $V_{in} = V_{CC}$                           |      |

Notes: 1. Applies to pins with pull-down MOS as selected by the mask option .

<sup>2.</sup> Applies to pins without pull-down MOS as selected by the mask option.

<sup>3.</sup> Excludes output buffer current.

A/D Converter Characteristics ( $V_{CC}$  = 4.0 to 5.5 V, GND = 0 V,  $V_{disp}$  =  $V_{CC}$  – 40 V to  $V_{CC}$ ,  $T_a$  = –20 to +75°C, unless otherwise specified)

| Item                                                          | Symbol          | Pins                              | Min                   | Тур             | Max                   | Unit             | <b>Test Condition</b>              | Note |
|---------------------------------------------------------------|-----------------|-----------------------------------|-----------------------|-----------------|-----------------------|------------------|------------------------------------|------|
| Analog supply voltage                                         | $AV_{CC}$       | $AV_{cc}$                         | V <sub>cc</sub> – 0.3 | V <sub>cc</sub> | V <sub>cc</sub> + 0.3 | V                |                                    | 1    |
| Analog input voltage                                          | $AV_{in}$       | AN <sub>0</sub> -AN <sub>11</sub> | $AV_{\mathtt{SS}}$    | _               | $AV_{CC}$             | V                |                                    |      |
| Current flowing between AV <sub>cc</sub> and AV <sub>ss</sub> | I <sub>AD</sub> |                                   | _                     | _               | 200                   | μΑ               | $V_{CC} = AV_{CC} = 5.0 \text{ V}$ | ,    |
| Analog input capacitance                                      | $CA_in$         | AN <sub>0</sub> -AN <sub>11</sub> | _                     | _               | 30                    | pF               |                                    |      |
| Resolution                                                    |                 |                                   | 8                     | 8               | 8                     | Bit              |                                    |      |
| Number of input channels                                      |                 |                                   | 0                     | _               | 12                    | Channel          |                                    |      |
| Absolute accuracy                                             |                 |                                   | _                     | _               | ±2.0                  | LSB              |                                    |      |
| Conversion time                                               |                 |                                   | 34                    | _               | 67                    | t <sub>cyc</sub> |                                    |      |
| Input impedance                                               |                 | AN <sub>0</sub> -AN <sub>11</sub> | 1                     | _               | _                     | $M\Omega$        |                                    |      |

Note: 1. Connect this to  $\rm V_{\rm cc}$  if the A/D converter is not used.

AC Characteristics ( $V_{CC}$  = 4.0 to 5.5 V, GND = 0 V,  $V_{disp}$  =  $V_{CC}$  – 40 V to  $V_{CC}$ ,  $T_a$  = –20 to +75°C)

| Item                                                                        | Symbol                        | Pins                                                    | Min  | Тур    | Max | Unit                         | <b>Test Condition</b>           | Note |
|-----------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------|------|--------|-----|------------------------------|---------------------------------|------|
| Clock oscillation frequency                                                 | f <sub>osc</sub>              | OSC <sub>1</sub> ,                                      | 0.4  | 4      | 4.5 | MHz                          | System clock                    | 1    |
|                                                                             |                               | OSC <sub>2</sub>                                        |      |        |     |                              | divided by 4                    |      |
|                                                                             |                               | X1, X2                                                  | _    | 32.768 | _   | kHz                          |                                 |      |
| Instruction cycle time                                                      | $t_{\rm cyc}$                 |                                                         | 0.89 | 1      | 10  | μs                           |                                 | 1    |
|                                                                             | t <sub>subcyc</sub>           |                                                         | _    | 244.14 | _   | μs                           | 32-kHz oscillator,              |      |
|                                                                             |                               |                                                         |      |        |     |                              | 1/8 system clock division ratio |      |
|                                                                             |                               |                                                         | _    | 122.07 | _   | μs                           | 32-kHz oscillator,              |      |
|                                                                             |                               |                                                         |      |        |     |                              | 1/4 system clock division ratio |      |
| Oscillation stabilization time (ceramic oscillator)                         | t <sub>RC</sub>               | OSC <sub>1</sub> ,<br>OSC <sub>2</sub>                  | _    | _      | 7.5 | ms                           |                                 | 2    |
| Oscillation stabilization time (crystal oscillator)                         | t <sub>RC</sub>               | OSC <sub>1</sub> ,<br>OSC <sub>2</sub>                  | _    | _      | 40  | ms                           |                                 | 2    |
|                                                                             |                               | X1, X2                                                  | _    | _      | 2   | S                            |                                 | 2    |
| External clock high width                                                   | t <sub>CPH</sub>              | OSC <sub>1</sub>                                        | 92   | _      | _   | ns                           |                                 | 3    |
| External clock low width                                                    | t <sub>CPL</sub>              | OSC <sub>1</sub>                                        | 92   | _      | _   | ns                           |                                 | 3    |
| External clock rise time                                                    | t <sub>CPr</sub>              | OSC <sub>1</sub>                                        | _    | _      | 20  | ns                           |                                 | 3    |
| External clock fall time                                                    | t <sub>CPf</sub>              | OSC <sub>1</sub>                                        | _    | _      | 20  | ns                           |                                 | 3    |
| INT <sub>0</sub> , INT <sub>1</sub> , EVNB high                             | t <sub>IH</sub>               | ĪNT₀, ĪNT₁,                                             | 2    | _      | _   | t <sub>cyc</sub> /           |                                 | 4    |
| widths                                                                      |                               | EVNB                                                    |      |        |     | $\mathbf{t}_{\text{subcyc}}$ |                                 |      |
| $\overline{\text{INT}}_{0}$ , $\overline{\text{INT}}_{1}$ , EVNB low widths | t <sub>IL</sub>               | $\overline{\text{INT}}_0$ , $\overline{\text{INT}}_1$ , | 2    | _      | _   | $t_{\rm cyc}$ /              |                                 | 4    |
|                                                                             |                               | EVNB                                                    |      |        |     | $t_{ m subcyc}$              |                                 |      |
| RESET low width                                                             | t <sub>RSTL</sub>             | RESET                                                   | 2    | _      | _   | t <sub>cyc</sub>             |                                 | 5    |
| STOPC low width                                                             | $t_{\mathtt{STPL}}$           | STOPC                                                   | 1    | _      | _   | $t_{\text{RC}}$              |                                 | 6    |
| RESET rise time                                                             | t <sub>RSTr</sub>             | RESET                                                   | _    | _      | 20  | ms                           |                                 | 5    |
| STOPC rise time                                                             | $t_{\scriptsize \text{STPr}}$ | STOPC                                                   | _    |        | 20  | ms                           |                                 | 6    |
| Input capacitance                                                           | $C_{in}$                      | All input                                               | _    | _      | 30  | pF                           | f = 1 MHz,                      |      |
|                                                                             |                               | pins except<br>TEST                                     |      |        |     |                              | $V_{in} = 0 V$                  |      |
|                                                                             |                               | TEST                                                    | _    | _      | 30  | pF                           | f = 1 MHz,                      | 7    |
|                                                                             |                               |                                                         |      |        |     |                              | $V_{in} = 0 V$                  |      |
|                                                                             |                               |                                                         |      | _      | 180 | pF                           |                                 | 8    |

Notes: 1. When using the subsystem oscillator (32.768 kHz), one of the following relationships for fosc must be applied.

0.4 MHz  $\leq f_{\text{OSC}} \leq$  1.0 MHz or 1.6 MHz  $\leq f_{\text{OSC}} \leq$  4.5 MHz

The operating range for  $f_{OSC}$  can be set with bit 1 of system selection register 1 (SSR1: \$027).

2. The oscillation stabilization time is the period required for the oscillator to stabilize in the following situations:

- a. After  $V_{cc}$  reaches 4.0 V at power-on.
- b. After RESET input goes low when stop mode is cancelled.
- c. After STOPC input goes low when stop mode is cancelled.

To ensure the oscillation stabilization time at power-on or when stop mode is cancelled,  $\overline{\text{RESET}}$  or  $\overline{\text{STOPC}}$  must be input for at least a duration of  $t_{\text{RC}}$ .

When using a crystal or ceramic oscillator, consult with the manufacturer to determine what stabilization time is required, since it will depend on the circuit constants and stray capacitance.

- 3. Refer to figure 56.
- 4. Refer to figure 57.
- 5. Refer to figure 58.
- 6. Refer to figure 59.
- 7. Applies to the HD404334, HD404336, HD404338, HD4043312, and HD404339.
- 8. Applies to the HD4074339.

Serial Interface Timing Characteristics ( $V_{CC}$  = 4.0 to 5.5 V, GND = 0 V,  $V_{disp}$  =  $V_{CC}$  – 40 V to  $V_{CC}$ ,  $T_a$  = -20 to +75°C, unless otherwise specified)

#### **During Transmit Clock Output**

| Item                          | Symbol            | Pins | Min | Тур | Max | Unit                          | Test Condition          | Note |
|-------------------------------|-------------------|------|-----|-----|-----|-------------------------------|-------------------------|------|
| Transmit clock cycle time     | t <sub>Scyc</sub> | SCK  | 1   | _   | _   | t <sub>cyc</sub>              | Load shown in figure 61 | 1    |
| Transmit clock high width     | $t_{\text{SCKH}}$ | SCK  | 0.4 | _   | _   | $t_{\scriptscriptstyle Scyc}$ | Load shown in figure 61 | 1    |
| Transmit clock low width      | t <sub>SCKL</sub> | SCK  | 0.4 | _   | _   | $t_{\scriptscriptstyle Scyc}$ | Load shown in figure 61 | 1    |
| Transmit clock rise time      | t <sub>SCKr</sub> | SCK  | _   |     | 80  | ns                            | Load shown in figure 61 | 1    |
| Transmit clock fall time      | $t_{\text{SCKf}}$ | SCK  | _   | _   | 80  | ns                            | Load shown in figure 61 | 1    |
| Serial output data delay time | t <sub>DSO</sub>  | SO   | _   | _   | 300 | ns                            | Load shown in figure 61 | 1    |
| Serial input data setup time  | t <sub>ssi</sub>  | SI   | 100 |     | _   | ns                            |                         | 1    |
| Serial input data hold time   | t <sub>HSI</sub>  | SI   | 200 | _   | _   | ns                            |                         | 1    |

### **During Transmit Clock Input**

| Symbol            | Pins                                                                                                                        | Min                                                                                                                                                                                                                                                                                                                                                                                                                                          | Тур                                                                                                                                                                                                                                                                                                                                                                                                       | Max                                                   | Unit                                                 | Test Condition                                       | Note                                                 |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|
| t <sub>Scyc</sub> | SCK                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                         | _                                                     | t <sub>cyc</sub>                                     |                                                      | 1                                                    |
| t <sub>sckh</sub> | SCK                                                                                                                         | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                         | _                                                     | $t_{\text{Scyc}}$                                    |                                                      | 1                                                    |
| t <sub>SCKL</sub> | SCK                                                                                                                         | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                         | _                                                     | $t_{\text{Scyc}}$                                    |                                                      | 1                                                    |
| t <sub>SCKr</sub> | SCK                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                         | 80                                                    | ns                                                   |                                                      | 1                                                    |
| t <sub>SCKf</sub> | SCK                                                                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                         | 80                                                    | ns                                                   |                                                      | 1                                                    |
| t <sub>DSO</sub>  | SO                                                                                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                                                                                                                                         | 300                                                   | ns                                                   | Load shown in figure 61                              | 1                                                    |
| t <sub>ssı</sub>  | SI                                                                                                                          | 100                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                         | _                                                     | ns                                                   |                                                      | 1                                                    |
| t <sub>HSI</sub>  | SI                                                                                                                          | 200                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                         | _                                                     | ns                                                   |                                                      | 1                                                    |
|                   | t <sub>SCYC</sub> t <sub>SCKH</sub> t <sub>SCKL</sub> t <sub>SCKr</sub> t <sub>SCKf</sub> t <sub>DSO</sub> t <sub>SSI</sub> | $\begin{array}{c c} t_{\text{Scyc}} & \overline{\text{SCK}} \\ \hline t_{\text{SCKH}} & \overline{\text{SCK}} \\ \hline t_{\text{SCKL}} & \overline{\text{SCK}} \\ \hline t_{\text{SCKI}} & \overline{\text{SCK}} \\ \hline t_{\text{SCKr}} & \overline{\text{SCK}} \\ \hline t_{\text{SCKf}} & \overline{\text{SCK}} \\ \hline t_{\text{DSO}} & \overline{\text{SO}} \\ \hline t_{\text{SSI}} & \overline{\text{SI}} \\ \hline \end{array}$ | $\begin{array}{c cccc} t_{\text{Scyc}} & \overline{\text{SCK}} & 1 \\ \hline t_{\text{SCKH}} & \overline{\text{SCK}} & 0.4 \\ \hline t_{\text{SCKL}} & \overline{\text{SCK}} & 0.4 \\ \hline t_{\text{SCKr}} & \overline{\text{SCK}} & - \\ \hline t_{\text{SCKf}} & \overline{\text{SCK}} & - \\ \hline t_{\text{DSO}} & \text{SO} & - \\ \hline t_{\text{SSI}} & \text{SI} & 100 \\ \hline \end{array}$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ |

Note: 1. Refer to figure 60.



Figure 56 External Clock Timing



Figure 57 Interrupt Timing



Figure 58 RESET Timing



Figure 59 STOPC Timing



Figure 60 Serial Interface Timing



Figure 61 Timing Load Circuit

### **Notes on ROM Out**

Please pay attention to the following items regarding ROM out.

On ROM out, fill the ROM area indicated below with 1s to create the same data size for the HD404334 and HD404336 as an 8-kword version (HD404338), and to create the same data size for the HD4043312 as a 16-kword version (HD404339).

The 8-kword and 16-kword data sizes are required to change ROM data to mask manufacturing data since the program used is for an 8-k or 16-kword version.

This limitation applies when using an EPROM or a data base.



# HD404334/HD404336/HD404338/HD4043312/HD404339 Option List

Date of order

Customer

Please check off the appropriate applications and enter the necessary information.

4-kword

1. ROM Size

☐ HD404334

| ☐ HD404336                   | 6-         | kword          |                                |            | Depart     | ment       |            |                 |                 |  |
|------------------------------|------------|----------------|--------------------------------|------------|------------|------------|------------|-----------------|-----------------|--|
| ☐ HD404338                   | 8-         | kword          |                                |            | Name       |            |            |                 |                 |  |
| ☐ HD404331                   | 2 12       | 2-kword        |                                |            | ROM o      | ode nam    | ne         |                 |                 |  |
| ☐ HD404339                   | 16         | S-kword        |                                |            | LSI nui    | mber       |            |                 |                 |  |
| Optional Fund                | ctions     |                |                                |            |            |            |            |                 |                 |  |
| * With 32-kH                 |            | peration, w    | ith time base fo               | or clo     | ock        |            |            |                 |                 |  |
| * Without 32                 |            | •              |                                |            |            |            |            |                 |                 |  |
|                              |            |                | , without time b               |            |            |            |            |                 |                 |  |
| Note: *Options               |            |                |                                |            |            | retal aca  | illator (V | ′1 V2\          |                 |  |
| ·                            | markeu v   | viiii aii asie | ensk require a s               | subs       | ysterri cr | ystai usu  | iliator (A | ι, ΛΖ).         |                 |  |
| 3. I/O Options D: Without pu | ull-down   | resistance     | E: With pull-                  | dowi       | n resistar | nce        |            |                 |                 |  |
|                              |            |                | O option                       | 7          |            |            |            | 1/0             | option          |  |
| Pin name                     | I/O        | D              | E                              |            | Pin r      | name       | I/O        | D               | E               |  |
| D0/INT <sub>0</sub>          | I/O        |                |                                |            | R1         | R10        | I/O        |                 |                 |  |
| D1/INT <sub>1</sub>          | I/O        |                |                                |            |            | R11        | I/O        |                 |                 |  |
| D2/EVNB                      | I/O        |                |                                |            |            | R12        | I/O        |                 |                 |  |
| D3/BUZZ                      | I/O        |                |                                |            |            | R13        | I/O        |                 |                 |  |
| D4/STOPC                     | I/O        |                |                                |            | R2         | R20        | I/O        |                 |                 |  |
| D5                           | I/O        |                |                                |            |            | R21        | I/O        |                 |                 |  |
| D6                           | I/O        |                |                                |            |            | R22        | I/O        |                 |                 |  |
| D7                           | I/O        |                |                                |            |            | R23        | I/O        |                 |                 |  |
| D8                           | I/O        |                |                                |            | R8         | R80        | I/O        |                 |                 |  |
| D9                           | I/O        |                |                                |            |            | R81        | I/O        |                 |                 |  |
| D10                          | I/O        |                |                                |            |            | R82        | I/O        |                 |                 |  |
| D11                          | I/O        |                |                                |            |            | R83        | I/O        |                 |                 |  |
| D12                          | I/O        |                |                                |            | R9         | R90        | I/O        |                 |                 |  |
| D13                          | I/O        |                |                                |            |            | R91        | I/O        |                 |                 |  |
| 4. RA1/Vdisp                 |            |                |                                |            |            | R92<br>R93 | I/O<br>I/O |                 |                 |  |
| RA1 withou                   | ut pull-do | wn resistar    | nce                            | 7          |            | 1133       | 1/0        |                 |                 |  |
| ☐ Vdisp                      | •          |                |                                |            |            |            |            |                 |                 |  |
| Note: If even on             | ıly one pi | n is selecte   | ed with I/O option             | 」<br>on E. | pin RA1    | /Vdisp m   | nust be s  | selected to fur | nction as Vdisp |  |
| 5. ROM Code M                |            |                | •                              |            | •          | •          |            |                 |                 |  |
|                              |            | type belov     | v (the upper bit               | s an       | d lower h  | its are n  | nixed too  | nether), when   | using the       |  |
|                              |            |                | iter type (includ              |            |            |            |            | ,               | g               |  |
|                              |            |                | ower bits are mi               |            |            |            |            |                 | five bits       |  |
| ☐ EPROM: T                   |            |                | wer bits are se<br>ent EPROMS. | para       | ited. The  | upper fi   | ve bits a  | nd lower five   | bits are        |  |
| 6. System Oscill             | ator (OS   | C1. OSC2)      |                                | 7          | . Stop M   | lode       |            | 8. Package      |                 |  |
| Ceramic os                   |            | f =            | MHz                            | ļΓ         | Used       |            |            | FP-64B          |                 |  |
| ☐ Crystal osc                |            | f =            | MHz                            | 1          | ☐ Not i    |            |            | ☐ DP-64         |                 |  |
| ☐ External clo               |            | f =            | MHz                            | 1 -        |            |            |            |                 |                 |  |

#### **Cautions**

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

# HTACH

Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

**URL** NorthAmerica http:semiconductor.hitachi.com/ Europe http://www.hitachi-eu.com/hel/ecg

http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm Asia (Singapore) Asia (Taiwan) Asia (HongKong) http://www.hitachi.com.hk/eng/bo/grp3/index.htm

Japan http://www.hitachi.co.ip/Sicd/indx.htm

#### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive San Jose, CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223 Hitachi Europe GmbH Electronic components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Germany

Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd.

Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead

Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322

Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia Ltd. Taipei Branch Office 3F, Hung Kuo Building. No.167, Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong

Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX

Copyright © Hitachi, Ltd., 1998. All rights reserved. Printed in Japan.